Amanote Research

Amanote Research

    RegisterSign In

A Bridging Fault Model Where Undetectable Faults Imply Logic Redundancy

doi 10.1145/1403375.1403660
Full Text
Open PDF
Abstract

Available in full text

Date

January 1, 2008

Authors
Irith PomeranzSudhakar M. Reddy
Publisher

ACM Press


Related search

A Bridging Fault Model Where Undetectable Faults Imply Logic Redundancy

2008English

Logic Testing of Bridging Faults in CMOS Integrated Circuits

IEEE Transactions on Computers
HardwareArchitectureMathematicsComputational TheoryTheoretical Computer ScienceSoftware
1998English

On Undetectable Faults in Partial Scan Circuits

English

FedEx - A Fast Bridging Fault Extractor

English

Deontic Redundancy: A Fundamental Challenge for Deontic Logic

Lecture Notes in Computer Science
Computer ScienceTheoretical Computer Science
2010English

General Fault Triggering Architecture to Trigger Model Faults in Modelica Using a Standardized Blockset

2014English

Fault Detection in High Redundancy Actuation Using an Interacting Multiple-Model Approach

IFAC Proceedings Volumes
2009English

Fault-Tolerant Control Based on Hybrid Redundancy

Transactions of the Institute of Systems, Control and Information Engineers
2011English

Application of New Directional Logic to Improve DC Side Fault Discrimination for High Resistance Faults in HVDC Grids

Journal of Modern Power Systems and Clean Energy
Renewable EnergyPower Technologythe EnvironmentSustainabilityEnergy Engineering
2017English

Amanote Research

Note-taking for researchers

Follow Amanote

© 2025 Amaplex Software S.P.R.L. All rights reserved.

Privacy PolicyRefund Policy