Amanote Research
Register
Sign In
Discover open access scientific publications
Search, annotate, share and cite publications
Publications by S. Koushighan
Design of an Optimized High Speed Multiplier Using Vedic Mathematics
Contemporary Engineering Sciences
Materials Science
Mutagenesis
Computer Networks
Fluid Flow
Communications
Engineering
Health
Transfer Processes
Toxicology
Social Sciences
Related publications
Design of an Efficient Binary Vedic Multiplier for High Speed Applications Using Vedic Mathematics With Bit Reduction Technique
Circuits and Systems
Design and Implementation of High Speed 16x16 CMOS Vedic Multiplier
International Journal of Electrical, Electronics and Computers
High Speed 32-Bit Vedic Multiplier for DSP Applications
International Journal of Computer Applications
Implementation of 24 Bit High Speed Floating Point Vedic Multiplier
International Journal of Advance Engineering and Research Development
Design of Vedic Multiplier Using SQRT Carry Select Adder (CSLA)
International Journal of MC Square Scientific Research
Temperature Sensing Based Energy Efficient Vedic Multiplier Design Using Either Proportionality or Similarity
Gyancity Journal of Engineering and Technology
Implementation of 64 Bit Complex Floating-Point Multiplier on FPGA Using Vedic Mathematics Sutra- Urdhva Tiryagbhyam
International Journal of Innovative Technology and Exploring Engineering
Mechanics of Materials
Electronic Engineering
Civil
Structural Engineering
Electrical
Computer Science
Design of Area Efficient R2MDC FFT Using Optimized Complex Multiplier
International Journal of MC Square Scientific Research
An Area Efficient and High Speed Reversible Multiplier Using NS Gate
International Journal of Engineering Research and Applications